You copied the Doc URL to your clipboard.

STC and STC2

Transfer Data between memory and Coprocessor.


STC2 is not supported in ARMv8.


op{L}{cond} coproc, CRd, [Rn]

op{L}{cond} coproc, CRd, [Rn, #{-}offset] ; offset addressing

op{L}{cond} coproc, CRd, [Rn, #{-}offset]! ; pre-index addressing

op{L}{cond} coproc, CRd, [Rn], #{-}offset ; post-index addressing

op{L}{cond} coproc, CRd, [Rn], {option}



is one of STC or STC2.


is an optional condition code.

In A32 code, cond is not permitted for STC2.


is an optional suffix specifying a long transfer.


is the name of the coprocessor the instruction is for. The standard name is pn, where n is an integer whose value must be:

  • In the range 0-15 in ARMv7 and earlier.

  • 14 in ARMv8.


is the coprocessor register to store.


is the register on which the memory address is based. If PC is specified, the value used is the address of the current instruction plus eight.


is an optional minus sign. If - is present, the offset is subtracted from Rn. Otherwise, the offset is added to Rn.


is an expression evaluating to a multiple of 4, in the range 0 to 1020.


is an optional suffix. If ! is present, the address including the offset is written back into Rn.


is a coprocessor option in the range 0-255, enclosed in braces.


The use of these instructions depends on the coprocessor. See the coprocessor documentation for details.


These 32-bit instructions are available in A32 and T32.

There are no 16-bit versions of these instructions in T32.

Register restrictions

You cannot use PC for Rn in the pre-index and post-index instructions. These are the forms that write back to Rn.

You cannot use PC for Rn in T32 STC and STC2 instructions.

A32 STC and STC2 instructions where Rn is PC, are deprecated.